Languages and Compilers for Parallel Computing : 22nd International Workshop, LCPC 2009, Newark, DE, USA, October 8-10, 2009, Revised Selected Papers (Lecture Notes in Computer Science / Theoretical Computer Science and General Issues 5898) (2010. XI, 426 S.)

個数:
  • ポイントキャンペーン

Languages and Compilers for Parallel Computing : 22nd International Workshop, LCPC 2009, Newark, DE, USA, October 8-10, 2009, Revised Selected Papers (Lecture Notes in Computer Science / Theoretical Computer Science and General Issues 5898) (2010. XI, 426 S.)

  • ウェブストア価格 ¥13,308(本体¥12,099)
  • SPRINGER, BERLIN(2010発売)
  • 外貨定価 EUR 53.49
  • 【ウェブストア限定】サマー!ポイント5倍キャンペーン 対象商品(~7/21)※店舗受取は対象外
  • ポイント 600pt
  • 在庫がございません。海外の書籍取次会社を通じて出版社等からお取り寄せいたします。
    通常6~9週間ほどで発送の見込みですが、商品によってはさらに時間がかかることもございます。
    重要ご説明事項
    1. 納期遅延や、ご入手不能となる場合がございます。
    2. 複数冊ご注文の場合は、ご注文数量が揃ってからまとめて発送いたします。
    3. 美品のご指定は承りかねます。

    ●3Dセキュア導入とクレジットカードによるお支払いについて

  • ウェブストア価格 ¥11,535(本体¥10,487)
  • SPRINGER, BERLIN(2010発売)
  • 外貨定価 US$ 54.99
  • 【ウェブストア限定】サマー!ポイント5倍キャンペーン 対象商品(~7/21)※店舗受取は対象外
  • ポイント 520pt
  • 提携先の海外書籍取次会社に在庫がございます。通常3週間で発送いたします。
    重要ご説明事項
    1. 納期遅延や、ご入手不能となる場合が若干ございます。
    2. 複数冊ご注文の場合は、ご注文数量が揃ってからまとめて発送いたします。
    3. 美品のご指定は承りかねます。

    ●3Dセキュア導入とクレジットカードによるお支払いについて
  • 【入荷遅延について】
    世界情勢の影響により、海外からお取り寄せとなる洋書・洋古書の入荷が、表示している標準的な納期よりも遅延する場合がございます。
    おそれいりますが、あらかじめご了承くださいますようお願い申し上げます。
  • ◆画像の表紙や帯等は実物とは異なる場合があります。
  • ◆ウェブストアでの洋書販売価格は、弊社店舗等での販売価格とは異なります。
    また、洋書販売価格は、ご注文確定時点での日本円価格となります。
    ご注文確定後に、同じ洋書の販売価格が変動しても、それは反映されません。
  • 製本 Paperback:紙装版/ペーパーバック版
  • 言語 ENG
  • 商品コード 9783642133732

Full Description

Itisourpleasuretopresentthepapersacceptedforthe22ndInternationalWo- shop on Languages and Compilers for Parallel Computing held during October 8-10 2009 in Newark Delaware, USA. Since 1986, LCPC has became a valuable venueforresearchersto reportonworkinthegeneralareaofparallelcomputing, high-performance computer architecture and compilers. LCPC 2009 continued this tradition and in particular extended the area of interest to new parallel computing accelerators such as the IBM Cell Processor and Graphic Processing Unit (GPU). This year we received 52 submissions from 15 countries. Each submission receivedatleastthreereviewsandmosthadfour.ThePCalsosoughtadditional externalreviewsforcontentiouspapers.ThePCheldanall-dayphoneconference on August 24 to discuss the papers. PC members who had a con?ict of interest were asked to leave the call temporarily when the corresponding papers were discussed. From the 52 submissions, the PC selected 25 full papers and 5 short paperstobeincludedintheworkshopproceeding,representinga58%acceptance rate. We were fortunate to have three keynote speeches, a panel discussion and a tutorial in this year's workshop. First, Thomas Sterling, Professor of Computer Science at Louisiana State University, gave a keynote talk titled "HPC in Phase Change: Towards a New Parallel Execution Model." Sterling argued that a new multi-dimensional research thrust was required to realize the design goals with regard to power, complexity, clock rate and reliability in the new parallel c- puter systems.ParalleX,anexploratoryexecutionmodeldevelopedbySterling's group was introduced to guide the co-design of new architectures, programming methods and system software.

Contents

A Communication Framework for Fault-Tolerant Parallel Execution.- The STAPL pList.- Hardware Support for OpenMP Collective Operations.- Loop Transformation Recipes for Code Generation and Auto-Tuning.- MIMD Interpretation on a GPU.- TL-DAE: Thread-Level Decoupled Access/Execution for OpenMP on the Cyclops-64 Many-Core Processor.- Mapping Streaming Languages to General Purpose Processors through Vectorization.- A Balanced Approach to Application Performance Tuning.- Automatically Tuning Parallel and Parallelized Programs.- DFT Performance Prediction in FFTW.- Safe and Familiar Multi-core Programming by Means of a Hybrid Functional and Imperative Language.- Hierarchical Place Trees: A Portable Abstraction for Task Parallelism and Data Movement.- OSCAR API for Real-Time Low-Power Multicores and Its Performance on Multicores and SMP Servers.- Programming with Intervals.- Adaptive and Speculative Memory Consistency Support for Multi-core Architectures with On-Chip Local Memories.- Synchronization-Free Automatic Parallelization: Beyond Affine Iteration-Space Slicing.- Automatic Data Distribution for Improving Data Locality on the Cell BE Architecture.- Automatic Restructuring of Linked Data Structures.- Using the Meeting Graph Framework to Minimise Kernel Loop Unrolling for Scheduled Loops.- Efficient Tiled Loop Generation: D-Tiling.- Effective Source-to-Source Outlining to Support Whole Program Empirical Optimization.- Speculative Optimizations for Parallel Programs on Multicores.- Fastpath Speculative Parallelization.- PSnAP: Accurate Synthetic Address Streams through Memory Profiles.- Enforcing Textual Alignment of Collectives Using Dynamic Checks.- A Code Generation Approach for Auto-Vectorization in the Spade Compiler.- Portable Just-in-Time Specialization of DynamicallyTyped Scripting Languages.- Reducing Training Time in a One-Shot Machine Learning-Based Compiler.- Optimizing Local Memory Allocation and Assignment through a Decoupled Approach.- Unrolling Loops Containing Task Parallelism.

最近チェックした商品