Dual Mode Logic : A New Paradigm for Digital IC Design

個数:
電子版価格
¥12,141
  • 電子版あり

Dual Mode Logic : A New Paradigm for Digital IC Design

  • 提携先の海外書籍取次会社に在庫がございます。通常3週間で発送いたします。
    重要ご説明事項
    1. 納期遅延や、ご入手不能となる場合が若干ございます。
    2. 複数冊ご注文の場合は、ご注文数量が揃ってからまとめて発送いたします。
    3. 美品のご指定は承りかねます。

    ●3Dセキュア導入とクレジットカードによるお支払いについて
  • 【入荷遅延について】
    世界情勢の影響により、海外からお取り寄せとなる洋書・洋古書の入荷が、表示している標準的な納期よりも遅延する場合がございます。
    おそれいりますが、あらかじめご了承くださいますようお願い申し上げます。
  • ◆画像の表紙や帯等は実物とは異なる場合があります。
  • ◆ウェブストアでの洋書販売価格は、弊社店舗等での販売価格とは異なります。
    また、洋書販売価格は、ご注文確定時点での日本円価格となります。
    ご注文確定後に、同じ洋書の販売価格が変動しても、それは反映されません。
  • 製本 Hardcover:ハードカバー版/ページ数 185 p.
  • 言語 ENG
  • 商品コード 9783030407858

Full Description

This book presents Dual Mode Logic (DML), a new design paradigm for digital integrated circuits. DML logic gates can operate in two modes, each optimized for a different metric. Its on-the-fly switching between these operational modes at the gate, block and system levels provide maximal E-D optimization flexibility. Each highly detailed chapter has multiple illustrations showing how the DML paradigm seamlessly implements digital circuits that dissipate less energy while simultaneously improving performance and reducing area without a significant compromise in reliability. All the facets of the DML methodology are covered, starting from basic concepts, through single gate optimization, general module optimization, design trade-offs and new ways DML can be integrated into standard design flows using standard EDA tools. DML logic is compatible with numerous applications but is particularly advantageous for ultra-low power, reliable high performance systems, and advanced scaled technologies  Written in language accessible to students and design engineers, each topic is oriented toward immediate application by all those interested in an alternative to CMOS logic.

Describes a novel, promising alternative to conventional CMOS logic, known as Dual Mode Logic (DML), with which a single gate can be operated selectively in two modes, each optimized for a different metric (e.g., energy consumption, performance, size);
Demonstrates several techniques at the architectural level, which can result in high energy savings and improved system performance;
Focuses on the tradeoffs between power, area and speed including optimizations at the transistor and gate level, including alternatives to DML basic cells;
Illustrates DML efficiency for a variety of VLSI applications.

Contents

Chapter 1. Introduction.- Chapter 2. Introduction to Dual Mode Logic (DML).- Chapter 3. Optimization of DML Gates.- Chapter 4. Low Voltage DML.- Chapter 5. DML Energy-Delay Tradeoffs and Optimization.- Chapter 6. DML Control.- Chapter 7. Towards a DML Library Characterization and Design with Standard Flow.- Chapter 8. Towards a DML Optimized Synthesis.- Chapter 9. Dual Mode Logic in FD-SOI Technology. Chapter 10. Conclusion.

最近チェックした商品