Optimal VLSI Architectural Synthesis : Area, Performance and Testability (The Springer International Series in Engineering and Computer Science)

個数:

Optimal VLSI Architectural Synthesis : Area, Performance and Testability (The Springer International Series in Engineering and Computer Science)

  • オンデマンド(OD/POD)版です。キャンセルは承れません。
  • 【入荷遅延について】
    世界情勢の影響により、海外からお取り寄せとなる洋書・洋古書の入荷が、表示している標準的な納期よりも遅延する場合がございます。
    おそれいりますが、あらかじめご了承くださいますようお願い申し上げます。
  • ◆画像の表紙や帯等は実物とは異なる場合があります。
  • ◆ウェブストアでの洋書販売価格は、弊社店舗等での販売価格とは異なります。
    また、洋書販売価格は、ご注文確定時点での日本円価格となります。
    ご注文確定後に、同じ洋書の販売価格が変動しても、それは反映されません。
  • 製本 Paperback:紙装版/ペーパーバック版/ページ数 289 p.
  • 言語 ENG
  • 商品コード 9781461367970
  • DDC分類 621

Full Description

Although research in architectural synthesis has been conducted for over ten years it has had very little impact on industry. This in our view is due to the inability of current architectural synthesizers to provide area-delay competitive (or "optimal") architectures, that will support interfaces to analog, asynchronous, and other complex processes. They also fail to incorporate testability. The OASIC (optimal architectural synthesis with interface constraints) architectural synthesizer and the CATREE (computer aided trees) synthesizer demonstrate how these problems can be solved. Traditionally architectural synthesis is viewed as NP hard and there­ fore most research has involved heuristics. OASIC demonstrates by using an IP approach (using polyhedral analysis), that most input algo­ rithms can be synthesized very fast into globally optimal architectures. Since a mathematical model is used, complex interface constraints can easily be incorporated and solved. Research in test incorporation has in general been separate from syn­ thesis research. This is due to the fact that traditional test research has been at the gate or lower level of design representation. Nevertheless as technologies scale down, and complexity of design scales up, the push for reducing testing times is increased. On way to deal with this is to incorporate test strategies early in the design process. The second half of this text examines an approach for integrating architectural synthesis with test incorporation. Research showed that test must be considered during synthesis to provide good architectural solutions which minimize Xlll area delay cost functions.

Contents

I: Introduction.- 1. Global VLSI Design Cycle.- 2. Behavioral and Structural Interfaces.- II: Review And Background.- 3. State of the Art Synthesis.- 4. Introduction to Integer Programming.- III: Optimal Architectural Synthesis With Interfaces.- 5. A Methodology for Architectural Synthesis.- 6. Simultaneous Scheduling, and Selection and Allocation Of Functional Units.- 7. Oasic: Area-Delay Constrained Architectural Synthesis.- 8. Support for Algorithmic Constructs.- 9. Interface Constraints.- 10. Oasic Synthesis Results.- IV: Testable Architectural Synthesis.- 11. Testability in Architectural Synthesis.- 12. The Catree Architectural Synthesis With Testability.- V: Summary and Future Research.- 13. Summary and Future Research.- References.

最近チェックした商品