Hardware Design and Petri Nets

個数:

Hardware Design and Petri Nets

  • 提携先の海外書籍取次会社に在庫がございます。通常3週間で発送いたします。
    重要ご説明事項
    1. 納期遅延や、ご入手不能となる場合が若干ございます。
    2. 複数冊ご注文の場合は、ご注文数量が揃ってからまとめて発送いたします。
    3. 美品のご指定は承りかねます。

    ●3Dセキュア導入とクレジットカードによるお支払いについて
  • 【入荷遅延について】
    世界情勢の影響により、海外からお取り寄せとなる洋書・洋古書の入荷が、表示している標準的な納期よりも遅延する場合がございます。
    おそれいりますが、あらかじめご了承くださいますようお願い申し上げます。
  • ◆画像の表紙や帯等は実物とは異なる場合があります。
  • ◆ウェブストアでの洋書販売価格は、弊社店舗等での販売価格とは異なります。
    また、洋書販売価格は、ご注文確定時点での日本円価格となります。
    ご注文確定後に、同じ洋書の販売価格が変動しても、それは反映されません。
  • 製本 Paperback:紙装版/ペーパーバック版/ページ数 344 p.
  • 言語 ENG
  • 商品コード 9781441949691
  • DDC分類 621

Full Description

Hardware Design and Petri Nets presents a summary of the state of the art in the applications of Petri nets to designing digital systems and circuits.
The area of hardware design has traditionally been a fertile field for research in concurrency and Petri nets. Many new ideas about modelling and analysis of concurrent systems, and Petri nets in particular, originated in theory of asynchronous digital circuits. Similarly, the theory and practice of digital circuit design have always recognized Petri nets as a powerful and easy-to-understand modelling tool.
The ever-growing demand in the electronic industry for design automation to build various types of computer-based systems creates many opportunities for Petri nets to establish their role of a formal backbone in future tools for constructing systems that are increasingly becoming distributed, concurrent and asynchronous. Petri nets have already proved very effective in supporting algorithms for solving key problems in synthesis of hardware control circuits. However, since the front end to any realistic design flow in the future is likely to rely on more pragmatic Hardware Description Languages (HDLs), such as VHDL and Verilog, it is crucial that Petri nets are well interfaced to such languages.
Hardware Design and Petri Nets is divided into five parts, which cover aspects of behavioral modelling, analysis and verification, synthesis from Petri nets and STGs, design environments based on high-level Petri nets and HDLs, and finally performance analysis using Petri nets.
Hardware Design and Petri Nets serves as an excellent reference source and may be used as a text for advanced courses on the subject.

Contents

I Hardware Modelling using Petri Nets.- 1 Comprehensive Causal Specification of Asynchronous Controller and Arbiter Behaviour.- 2 Complementing Role Models with Petri Nets in Studying Asynchronous Data Communications.- 3 Petri Net Representations of Computational and Communication Operators.- II Model Analysis and Verification for Asynchronous Design.- 4 Properties of Change Diagrams.- 5 LTrL-based Model Checking for a Restricted Class of Signal Transition Graphs.- 6 A Polynomial Algorithm to Compute the Concurrency Relation of a Regular STG.- III Theory and Practice of Petri Net Based Synthesis.- 7 Synthesis of Synchronous Digital Systems Specified by Petri Nets.- 8 Deriving Signal Transition Graphs from Behavioral Verilog HDL.- 9 The Design of the Control Circuits for an Asynchronous Instruction Prefetch Unit Using Signal Transition Graphs.- IV Hardware Design Methods and Tools.- 10 Electronic System Design Automation Using High Level Petri Nets.- 11 An Evolutionary Approach to the Use of Petri Net based Models.- 12 Modelling and Implementation of Petri Nets Using VHDL.- V Architecture Modelling and Performance Analysis.- 13 Performance Analysis of Asynchronous Circuits and Systems using Stochastic Timed Petri Nets.- 14 Performance Analysis of Dataflow Architectures Using Timed Coloured Petri Nets.- 15 Modeling a Memory Subsystem with Petri Nets: a Case Study.- 16 Performance Modeling of Multithreaded Distributed Memory Architectures.

最近チェックした商品