Advanced MOS Devices and their Circuit Applications

個数:
電子版価格
¥11,040
  • 電子版あり

Advanced MOS Devices and their Circuit Applications

  • 提携先の海外書籍取次会社に在庫がございます。通常3週間で発送いたします。
    重要ご説明事項
    1. 納期遅延や、ご入手不能となる場合が若干ございます。
    2. 複数冊ご注文の場合、分割発送となる場合がございます。
    3. 美品のご指定は承りかねます。

    ●3Dセキュア導入とクレジットカードによるお支払いについて
  • 【入荷遅延について】
    世界情勢の影響により、海外からお取り寄せとなる洋書・洋古書の入荷が、表示している標準的な納期よりも遅延する場合がございます。
    おそれいりますが、あらかじめご了承くださいますようお願い申し上げます。
  • ◆画像の表紙や帯等は実物とは異なる場合があります。
  • ◆ウェブストアでの洋書販売価格は、弊社店舗等での販売価格とは異なります。
    また、洋書販売価格は、ご注文確定時点での日本円価格となります。
    ご注文確定後に、同じ洋書の販売価格が変動しても、それは反映されません。
  • 製本 Hardcover:ハードカバー版/ページ数 146 p.
  • 言語 ENG
  • 商品コード 9781032392851
  • DDC分類 621.3815284

Full Description

This text comprehensively discusses the advanced MOS devices and their circuit applications with reliability concerns. Further, an energy-efficient Tunnel FET-based circuit application will be investigated in terms of the output voltage, power efficiency, energy consumption, and performances using the device circuit co-design approach.

The book:

Discusses advanced MOS devices and their circuit design for energy- efficient systems on chips (SoCs)
Covers MOS devices, materials, and related semiconductor transistor technologies for the next-generation ultra-low-power applications
Examines the use of field-effect transistors for biosensing circuit applications and covers reliability design considerations and compact modeling of advanced low-power MOS transistors
Includes research problem statements with specifications and commercially available industry data in the appendix
Presents Verilog-A model-based simulations for circuit analysis

The volume provides detailed discussions of DC and analog/RF characteristics, effects of trap-assisted tunneling (TAT) for reliability analysis, spacer-underlap engineering methodology, doping profile analysis, and work-function techniques. It further covers novel MOS devices including FinFET, Graphene field-effect transistor, Tunnel FETS, and Flash memory devices. It will serve as an ideal design book for senior undergraduate students, graduate students, and academic researchers in the fields including electrical engineering, electronics and communication engineering, computer engineering, materials science, nanoscience, and nanotechnology.

Contents

Chapter 1

An Overview of DC/RF Performance of Nanosheet Field Effect Transistor for Future Low Power Applications

Arun A V, Sajeesh M, Jobymol Jacob, J Ajayan

Chapter 2

Device Design and Analysis of 3D SCwRD Cylindrical (Cyl) Gate-All-Around (GAA) Tunnel FET using Split-Channel and spacer Engineering

Ankur Beohar, Seema Tiwari, Kavita Khare, Santosh Kumar Vishvakarma

Chapter 3

Investigation of High-K Dielectrics for Single and Multi-Gate FETs

Sresta Valasa, Shubham Tayal, Laxman Raju Thoutam

Chapter 4

Measurement of Back Gate Biasing For Ultra Low Power Subthreshold Logic in FinFET Device

Ajay Kumar Dadoria, Uday Panwar, Narendra Kumar Garg

Chapter 5

Compact Analytical Model for Graphene Field Effect Transistor: Drift-Diffusion Approac

Abhishek Kumar Upadhyay1, Siromani Balmukund Rahi, Billel

Chapter 6

Design of CNTFET-Based Ternary Logic Flip-Flop and Counter Circuits using Unary Operators

Trapti Sharma

Chapter 7

NOVEL RADIATION HARDENED LOW POWER 12 TRANSISTORS SRAM CELL FOR AEROSPACE APPLICATION

Vancha sharath reddy, Arjun singh yadav, Soumya sengupta

Chapter 8

Nanoscale CMOS Static Random Access Memory (SRAM) Design: Trends and Challenges

Sunanda Ambulkar, Jeetendra Kumar Mishra

Chapter 9

Variants based Gate Modification (VGM) technique for reducing leakage power and short channel effect in DSM circuits

Uday Panwar, Ajay Kumar Dadoria

Chapter 10

A Novel Approach for High Speed and low Power by using Nano-VLSI Interconnects

Narendra Kumar Garg , Vivek Singh Kushwah, Ajay Kumar Dadoria

最近チェックした商品